# CS & IT ENGINEERING

COMPUTER ORGANIZATION
AND ARCHITECTURE

**CPU & Control Unit** 

Lecture No.- 03



## **Recap of Previous Lecture**











Topic Data Path

## **Topics to be Covered**









Topic Datapath

Topic Control Unit Organization

Topic Hardwired Control Unit

Topic Micro-Programmed Control Unit

Topic RISC vs CISC









#### **Topic: Hardwired Control Unit**



Control logic is implemented with Gates, flip-flops, decoders and other digital circuits.

Advantage: Can be optimized to produce a faster mode of operation.

Disadvantage: Rearranging the wires among various components is difficult.



#### **Topic: Hardwired Control Unit**





#### [MCQ]



#Q. A hardwired CPU uses 10 control signals S1 to S10, in various time steps T1 to T5, to implement 4 instructions 11 to 14 as shown below:

|           |    | T1         | T2          | Т3         | <b>T4</b> | T5     |
|-----------|----|------------|-------------|------------|-----------|--------|
| 101010000 | )1 | S1, S3, S5 | S2, S4, S6  | S1, S7     | S10       | S3, S8 |
|           | 12 | S1, S3, S5 | S8, S9, S10 | S5, S6, S7 | S10       | S1, S3 |
|           | 13 | S1, S3, S5 | S7, S8, S10 | S2, S6, S9 | S10       | S1, S3 |
|           | 14 | S1, S3, S5 | S2, S6, S7  | S5, S10    | S6, S9    | S10    |

Which of the following pairs of expressions represent the circuit for generating control signals S5 and S10 respectively?





#### **Topic: Micro-Programmed Control Unit**



Control logic is implemented with micro-programs.

Advantage: Updating the control logic is easy.

Disadvantage: Slower than hardwired control unit.



#### **Topic: Micro-Programmed Control Unit**





on one address in control memory the content stored

Control word Next address inform

Micro instruction

standard format of microinst"

Control word MUX Next (signeds) select address

> veset address injon

inpuds=2 MUX

Select

(x (ines)



#### **Topic: Control Word Sequencing**





Next address information



#### **Topic: Control Word Sequencing**



$$8*16 = 128 \Rightarrow 7-bit$$
 address needed

#### [MCQ]



#Q. The microinstructions stored in the control memory of a processor have a width of 26 bits. Each microinstruction is divided into three fields: a microoperation field of 13 bits, a next address field (X), and a MUX select field (Y). There are 8 status bits in the inputs of the MUX.

How many bits are there in the X and Y fields, and what is the size of the control memory in number of words?



A 10, 3, 1024

В

8, 5, 256

**C** 5

5, 8, 2048

D

10, 3, 512



| aus) CPU supports => 16 instrs  To execute each instr => A sequence of 64 micro operations reeded |
|---------------------------------------------------------------------------------------------------|
| microinst format = Control word Mux Add.                                                          |
| mux has 8 input lines => select = 3 control memory size = k bits?                                 |

Sol<sup>n</sup> Control mem. Size = no. of microinst<sup>ns</sup> \* 1 micro-inst<sup>n</sup> size

 $= 1024 \times 132 \text{ bits}$  = 132 k bits = 132 Ans.

no. of micro inst<sup>ns</sup> = 16 \* 64 = 1024 => add. size = 10 bits



Ques) No. of inst<sup>hs</sup> = 128 for each inst => 64 micro-operations => Total = 128 \* 64 nico insth C.w. Mux add. select add. add. = 13 bits Mux has 16 input lines. => select = 4 k bits ? Control memory size = nico instr size = 125 +4 +13 = 142 bits Control memory size = 2<sup>13</sup> \* 142 bits

= 23 \* 142 K bits

= 1136 k bits = 142 k bytes



#### **Topic: Types of Microprogrammed Control Unit**



Horizontal

-> one bit per control signal

-> larger control word

### vertical

-> Divide all Control signals into Various groups, in such a way that at a time from one group only one signal will be active. Each group infor is stored in encoded form to reduce the control word size.

To generate signals, decoder is needed.

To slower

verticel signals Emup3 Group 1 12 signal 3 signal 10 signals Encode Encode Encode 2 -bits 4 bits 4-6:45



If some signals can not be the part of any of the groups then those are stored in horizontal manner.



#### **Topic: Speed Comparison**



fastest => Hardwined Control Unit

faster => Horizontal microprogrammed C.U.

slowest => vertical - 11-

#### [NAT]



#Q. A control unit generates 120 control signals, which are divided into 6 groups of mutually exclusive signals as below:

Group 
$$1 = 30 \Rightarrow 5$$
 bits

Group  $2 = 13 \Rightarrow 4$  bits

Group  $3 = 12 \Rightarrow 4$  bits

Group  $4 = 3 \Rightarrow 2$  bits

Group  $5 = 27 \Rightarrow 5$  bits

How many bits can be saved by using vertical micro-programmed control unit as compared to horizontal one?





#Q. A micro-programmed control unit is required to generate a total of 25 control signals. Assume that during any microinstruction at most 2 control signals are active. Minimum number of bits required in the control word to generate the required control signals will be?



## Topic : RISC vs CISC



| S.<br>No. | RISC (Reduced Instruction-Set<br>Computer)     | CISC (Complex Instruction-Set Computer)             |  |
|-----------|------------------------------------------------|-----------------------------------------------------|--|
| 1.        | Less Number of Instructions<br>Supported       | More Number of Instructions                         |  |
| 2.        | Fixed Length Instructions                      | Variable Length Instructions                        |  |
| 3.        | Simple Instructions                            | Complex Instructions                                |  |
| 4.        | Simple and less number of addressing Modes     | Complex and More number of addressing Modes         |  |
| 5.        | Easy to implement using hardwired control unit | Difficult to implement using hardwired control unit |  |



## Topic : RISC vs CISC



|    | RISC (Reduced Instruction-Set Computer)                          | CISC (Complex Instruction-Set Computer)                                       |
|----|------------------------------------------------------------------|-------------------------------------------------------------------------------|
| 6. | One Cycle per instruction                                        | More than one cycle per instruction                                           |
| 7. | Register-to-Register arithmetic operation only (Reg based arch.) | Register-to-Memory & Memory-to-<br>Register<br>arithmetic operations possible |
| 8. | More Number of Registers                                         | Less Number of<br>Registers                                                   |

#### [MCQ]



#Q. Consider the following processor design characteristics.

I. Register-to register arithmetic operations only

II. Fixed-length instruction format

III. Hardwired control unit

Which of the characteristics above are used in the design of a RISC processor?

A I and II only

B II and III only

C I and III only

I, II and III



#### 2 mins Summary



Topic

Datapath

Topic

**Control Unit Organization** 

Topic

Hardwired Control Unit

Topic

Micro-Programmed Control Unit

Topic

RISC vs CISC





## Happy Learning

THANK - YOU